Design of Magnitude Comparator Using Reversible Logic Gates

Lieferzeit: Lieferbar innerhalb 14 Tagen

39,90 

ISBN: 3659796069
ISBN 13: 9783659796067
Autor: Karunamurthi, Saranya/Thangavel, Saranya/Boopalan, Saravana Priya
Verlag: LAP LAMBERT Academic Publishing
Umfang: 60 S.
Erscheinungsdatum: 01.10.2018
Auflage: 1/2018
Format: 0.5 x 22 x 15
Gewicht: 107 g
Produktform: Kartoniert
Einband: Kartoniert
Artikelnummer: 5700549 Kategorie:

Beschreibung

A need for low power ICs arises to keep the power density of ICs within tolerable limits. While the power dissipation increases linearly with advanced version processors, the power density also increases exponentially, because of the ever-shrinking size of the integrated circuits. Reversible logic is emerging as an important research area in the recent years due to its ability to reduce power dissipation, which is the main requirement in low power digital design.In our proposed method reversible comparator based on CMOS logic circuit is designed using reversible gates. In this design we try to reduce optimization parameters like number of constant inputs, garbage outputs, and quantum cost. The experimental results obtained for implementation in CADENCE EDA 180nm technology shows the considerable reduction in terms of Power Delay Product in comparison with the comparator designed in conventional.

Autorenporträt

K. Saranya, is a Assistant Professor, Department of EEE in Dr. Mahalingam College of Engineering & Technology, Pollachi, Tamil Nadu. India. She completed her M.E in department of Applied Electronics at Government College of Technology, Coimbatore. Her research interest include ASIC implementation, Reversible logics.

Herstellerkennzeichnung:


OmniScriptum SRL
Str. Armeneasca 28/1, office 1
2012 Chisinau
MD

E-Mail: info@omniscriptum.com

Das könnte Ihnen auch gefallen …