PVT Variation Aware Low Power Vedic Multiplier Design For DSPs on FPGA

Lieferzeit: Lieferbar innerhalb 14 Tagen

54,90 

Process Voltage Temperature Variation Using IO Standards on FPGA

ISBN: 3659629359
ISBN 13: 9783659629358
Autor: Goswami, Kavita/Pandey, Bishwajeet
Verlag: LAP LAMBERT Academic Publishing
Umfang: 104 S.
Erscheinungsdatum: 27.11.2014
Auflage: 1/2014
Format: 0.7 x 22 x 15
Gewicht: 173 g
Produktform: Kartoniert
Einband: Kartoniert
Artikelnummer: 7531881 Kategorie:

Beschreibung

As the communication and signal processing industries are proliferating the demand for the multipliers is continuously increasing at a rapid rate. For researchers, to develop high speed and power efficient multiplier has been a grave matter of concern. Reduction in the power consumption and delay of a multiplier circuitry is expected to cause a revolution in the field of electronics and communication.The performance of system is generally determined by the performance of the multiplier because the multiplier is generally the slowest element in the system. Hence, optimizing the speed and power consumption of the multiplier is a major design issue. There is need of development of high speed and low power multiplier for digital signal processing algorithms. From the previous research, it has been concluded that Vedic multiplier are more efficient than conventional multiplier. In this work, low power Vedic multiplier has been proposed.

Autorenporträt

Kavita Goswami has authored and co-authored many papers in international IEEE conference & Scopus Index Journal in area of low power VLSI design. She has received B.Tech. in ECE from Kurukshetra University. Currently she is pursuing ME in ECE from Chitkara University. She has 2+ year experience in teaching of digital and analog IC design and FPGA.

Herstellerkennzeichnung:


BoD - Books on Demand
In de Tarpen 42
22848 Norderstedt
DE

E-Mail: info@bod.de

Das könnte Ihnen auch gefallen …