Design & Implementation of Programmable CRC Computation using FPGA

Lieferzeit: Lieferbar innerhalb 14 Tagen

54,90 

CRC as a modem error-correcting Code

ISBN: 3659162604
ISBN 13: 9783659162602
Autor: Murade, Rameshwar/Ingale, Pavan/Kale, Rahul
Verlag: LAP LAMBERT Academic Publishing
Umfang: 104 S.
Erscheinungsdatum: 01.09.2014
Auflage: 1/2014
Format: 0.7 x 22 x 15
Gewicht: 173 g
Produktform: Kartoniert
Einband: Kartoniert
Artikelnummer: 7174194 Kategorie:

Beschreibung

Good error control performance requires the scheme to be selected based on the characteristics of the communication channel. Consequently, error-detecting and correcting codes can be generally distinguished between random-error-detecting/correcting and burst-error-detecting/correcting. Cyclic codes have favorable properties in that they are well suited for detecting burst errors. The cyclic redundancy check (CRC) is an error detection technique that is widely utilized in digital data communication and other fields such as data storage, data compression, etc. The work presented in describes the FPGA implementation of a CRC Decoder that has the advantages of correcting more than one bit error. Since we are introducing the hardware implementation of CRC with error correction, our main concern is about the design of the CRC decoder with error correcting capabilities. Such an optimized circuit represents an attractive hard macro for environments requiring low cost hardware flexibility, and in emerging areas such as ISCSI-based SANs, where the flexibility to adopt emerging protocols offers a key advantage to vendors.

Autorenporträt

M.Tech (ECE) from JNTU , Hyderabad.Lecturer in E&TC dept., SVERIs COE (POLY) Pandharpur, Pandharpur.

Herstellerkennzeichnung:


OmniScriptum SRL
Str. Armeneasca 28/1, office 1
2012 Chisinau
MD

E-Mail: info@omniscriptum.com

Das könnte Ihnen auch gefallen …