Source-Synchronous Networks-On-Chip

Lieferzeit: Lieferbar innerhalb 14 Tagen

106,99 

Circuit and Architectural Interconnect Modeling

ISBN: 1461494044
ISBN 13: 9781461494041
Autor: Mandal, Ayan/Khatri, Sunil P/Mahapatra, Rabi
Verlag: Springer Verlag GmbH
Umfang: xiii, 143 S., 85 s/w Illustr., 10 farbige Illustr., 143 p. 95 illus., 10 illus. in color.
Erscheinungsdatum: 14.11.2013
Auflage: 1/2014
Produktform: Gebunden/Hardback
Einband: Gebunden

This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks.  The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized.  Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.    Describes novel methods for highspeed networkonchip (NoC) design;  Enables readers to understand NoC design from both circuit and architectural levels;  Provides circuitlevel details of the NoC (including clocking, router design), along with a highspeed, resonant clocking style which is used in the NoC;  Includes architectural simulations of the NoC, demonstrating significantly superior performance over the stateoftheart.

Artikelnummer: 5624117 Kategorie:

Beschreibung

This book describes novel methods for network-on-chip (NoC) design, using source-synchronous high-speed resonant clocks. The authors discuss NoCs from the bottom up, providing circuit level details, before providing architectural simulations. As a result, readers will get a complete picture of how a NoC can be designed and optimized. Using the methods described in this book, readers are enabled to design NoCs that are 5X better than existing approaches in terms of latency and throughput and can also sustain a significantly greater amount of traffic.

Autorenporträt

InhaltsangabeIntroduction.- Clock Distribution for fast Networks-on-Chip.- Fast Network-on-Chip Design.- Fast On-Chip Data transfer using Sinusoid Signals.- Conclusion and Future Work.

Herstellerkennzeichnung:


Springer Verlag GmbH
Tiergartenstr. 17
69121 Heidelberg
DE

E-Mail: juergen.hartmann@springer.com

Das könnte Ihnen auch gefallen …