Implementation of Variable Latency Adders in Asynchronous Circuits

Lieferzeit: Lieferbar innerhalb 14 Tagen

39,90 

Using Speculative Completion Techniques

ISBN: 3659530263
ISBN 13: 9783659530265
Autor: Sayyed, Ali
Verlag: LAP LAMBERT Academic Publishing
Umfang: 76 S.
Erscheinungsdatum: 13.05.2014
Auflage: 1/2014
Format: 0.5 x 22 x 15
Gewicht: 131 g
Produktform: Kartoniert
Einband: KT
Artikelnummer: 6702715 Kategorie:

Beschreibung

Asynchronous circuit design is enjoying resurgence in the digital world, with many recent technical and practical advancements and improvements. The advantages of asynchronous systems over synchronous systems are promising. The opportunity to implement high performance data-paths is very attractive by exploiting the fact that most data-path modules have data dependent delays. In other words they compute the result faster than worst case under many input combinations. Therefore making the common case fast, asynchronous data-paths have the potential to outperform synchronous designs on average inputs. This book explains the performance advantage that can be achieved by dynamically selecting the matched delay in a bundled-data setting. It presents the implementation and analysis of a method for the design of high performance asynchronous adders called speculative completion on six different 32 and 16 bit adders. The analysis on random data indicates that speculative completion yields signicant performance improvements. The book describes the implementation details and the comparisons of results along with the final conclusions.

Autorenporträt

Ali Sayyed received a Master's in Electronics Engineering from Politecnico di Torino, Italy in 2012. His research interests include Digital System Design, Wireless Sensor Networks, and Internet of Things. He is currently a PhD research fellow in Federal University of Santa Catarina Florianópolis/SC Brazil.

Das könnte Ihnen auch gefallen …