Designing of Low Power, Wide Range ADPLL for Video Applications

Lieferzeit: Lieferbar innerhalb 14 Tagen

49,00 

All Digital Phase Locked Loop (ADPLL) Design in 65nm CMOS Technology

ISBN: 3846554731
ISBN 13: 9783846554739
Autor: Qureshi, Abdul Raheem/Qazi, Haris
Verlag: LAP LAMBERT Academic Publishing
Umfang: 96 S.
Erscheinungsdatum: 21.11.2011
Auflage: 1/2011
Format: 0.6 x 22 x 15
Gewicht: 161 g
Produktform: Kartoniert
Einband: KT
Artikelnummer: 1415577 Kategorie:

Beschreibung

The objective of this thesis is to design an All Digital Phase Locked Loop (ADPLL) to align the higher frequency signal at the output of the PLL with its input. This work presents a low power All Digital Phase Locked Loop (ADPLL) for the video applications. The ADPLL has wide range of operating input frequency from 10 kHz to 150 kHz. The output range of ADPLL is from 10 MHz to 300 MHz can be used for a variety of applications. The circuit of ADPLL is designed in a CMOS 65 nm technology using a supply voltage of 1 V. This project is designed using Cadence and MATLAB.

Autorenporträt

Abdul Raheem Qureshi did his M.Sc.from Linkoping University,Sweden in 2010, and Bachelors in Electronic Engineering from NED University (NED UET), Pakistan in 2007. Currently he is working as a Research Assistant at Electronics Design Centre, NED UET. His research interests include RF drivers for wireless communication, RFIC and VLSI design.

Das könnte Ihnen auch gefallen …