Cache Energy Optimization Techniques For Modern Processors

Lieferzeit: Lieferbar innerhalb 14 Tagen

67,90 

Basic concepts, algorithms and architectures

ISBN: 3639517369
ISBN 13: 9783639517361
Autor: Mittal, Sparsh
Verlag: Scholars‘ Press
Umfang: 148 S.
Erscheinungsdatum: 24.08.2013
Auflage: 1/2013
Format: 0.9 x 22 x 15
Gewicht: 238 g
Produktform: Kartoniert
Einband: KT
Artikelnummer: 5581740 Kategorie:

Beschreibung

Recent years have witnessed a huge increase in the power consumption of computing systems ranging from embedded systems to supercomputers. Power issues now drive major design decisions in businesses and large-scale enterprises and hence, the knowledge of how power concerns influence processor architecture is important for both researchers and business policy-makers. This book discusses basic concepts, algorithms and architectures for cache energy optimization in single-core and multi-core systems, multitasking, real-time and QoS systems. It presents dynamic reconfiguration based energy saving techniques for caches designed with both conventional SRAM devices and emerging non-volatile devices such as STT-RAM. It also provides both qualitative and quantitative comparison with state-of-the-art cache energy saving techniques to stimulate the readers to take the frontiers beyond what has been presented here. This book will be useful for all those who are interested in power-aware computing and architecture design, be they students or researchers in computer architecture, chip designers, software engineers, technical marketing professionals or managers interested in low-power design.

Autorenporträt

Sparsh Mittal holds a PhD in Computer Engineering from Iowa State University, USA and a BTech in Electronics and Communication Engineering from IIT Roorkee, India. He is joining as a postdoctoral research associate at Oak Ridge National Lab, USA. His research interests include low-power computing, cache architecture and multicore systems.

Das könnte Ihnen auch gefallen …