Design Methodology for highly Reliable Digital ASIC Designs

Lieferzeit: Lieferbar innerhalb 14 Tagen

69,90 

Applied to Network-Centric System Middleware Switch Processor

ISBN: 3659534153
ISBN 13: 9783659534157
Autor: Petrovic, Vladimir
Verlag: LAP LAMBERT Academic Publishing
Umfang: 252 S.
Erscheinungsdatum: 22.11.2014
Auflage: 1/2014
Format: 1.6 x 22 x 15
Gewicht: 393 g
Produktform: Kartoniert
Einband: Kartoniert
Artikelnummer: 7525335 Kategorie:

Beschreibung

In spite of the huge research efforts and respectable scientific achievements, there are still challenges regarding the use of commercial ASIC technologies in space and safety-critical applications. The most important challenges are: 1. Radiation-hardened technologies are expensive (qualification and quality requirements are severe) and commercially not attractive (small volume production). 2. There is no standard integrated framework of circuit design techniques that provides simultaneous SEU, SET, and SEL fault-tolerance. 3. There is no standard design automation flow for fault-tolerant digital ASICs and SOCs. This book presents a design methodology for fault-tolerant ASIC that is based on redundant circuits with latchup protection and additional implementation steps during logic synthesis and layout generation. The proposed design approach provides the ASICs immune to the upsets, transients, and latchup faults by combining and integrating different fault-tolerant techniques in a carefully designed procedure.

Autorenporträt

Vladimir Petrovic, Dr.-Ing. Microelectronics, Brandenburg University of Technology, Cottbus, Germany (2013). Research areas are aerospace microelectronics, radiation effects on microelectronics, development of techniques for radiation effects mitigation on system and circuit level. Currently he is scientist at IHP GmbH, Frankfurt (Oder), Germany

Herstellerkennzeichnung:


OmniScriptum SRL
Str. Armeneasca 28/1, office 1
2012 Chisinau
MD

E-Mail: info@omniscriptum.com

Das könnte Ihnen auch gefallen …