Dual Core RISC Processor with configurable hardware using VERILOG

Lieferzeit: Lieferbar innerhalb 14 Tagen

39,90 

ISBN: 3659417882
ISBN 13: 9783659417887
Autor: Kumar, Nishant/Aggrawal, Ekta
Verlag: LAP LAMBERT Academic Publishing
Umfang: 68 S.
Erscheinungsdatum: 26.04.2015
Auflage: 1/2015
Format: 0.5 x 22 x 15
Gewicht: 119 g
Produktform: Kartoniert
Einband: Kartoniert
Artikelnummer: 8111401 Kategorie:

Beschreibung

This book proposes design and architecture of a dynamically scalable dual-core pipelined processor. Methodology of the design is the core fusion of two processors where two independent cores can dynamically morph into a larger processing unit, or they can be used as distinct processing elements to achieve high sequential performance and high parallel performance. Processor provides two execution modes. Mode1 is multiprogramming mode for execution of streams of instruction of lower data width, i.e., each core can perform 16-bit operations individually. Performance is improved in this mode due to the parallel execution of instructions in both the cores at the cost of area. In mode2, both the processing cores are coupled and behave like single, high data width processing unit, i.e., can perform 32-bit operation. Additional core-to-core communication is needed to realise this mode. The mode can switch dynamically; therefore, this processor can provide multifunction with single design. Design and verification of processor has been done successfully using Verilog on Xilinx 14.1 platform. The processor is verified in both simulation and synthesis with the help of test programs.

Autorenporträt

I have done my M.Tech from NIT Bhopal and B.Tech with HONOURS from RTU Kota.At Present I am working on GPU(Graphical Processor Unit).My research area is VLSI architecture and image processing

Herstellerkennzeichnung:


BoD - Books on Demand
In de Tarpen 42
22848 Norderstedt
DE

E-Mail: info@bod.de

Das könnte Ihnen auch gefallen …