Investigation of Optimum Design at Nanoscale Reconfigurable Devices

Lieferzeit: Lieferbar innerhalb 14 Tagen

35,90 

ISBN: 3330023767
ISBN 13: 9783330023765
Autor: S Murti Sarma, N/Sathyanarayana, Ch/Sandhya Rani, K
Verlag: LAP LAMBERT Academic Publishing
Umfang: 80 S.
Erscheinungsdatum: 10.01.2017
Auflage: 1/2017
Format: 0.5 x 22 x 15
Gewicht: 137 g
Produktform: Kartoniert
Einband: KT
Artikelnummer: 1023883 Kategorie:

Beschreibung

The purpose of designing SiNWFET using dual k spacer is to reduce the SCE and to increase the on-off current ratio. The proposed device effectively combines different mechanisms of lowering the sub threshold swing (SS). By using spacers and schottky junction we get more efficient system to improve the design metrics like electric density, potential and resistance of the device. Our simulation results show that though high- spacer improves device performance like ION, S/S,So that performance of the device improved and reduces the losses.In the existed SiNWFET as Scaling down the thickness of gate oxide is not found to be a good idea, as it causes a reduction in ON-OFF current ratio though S/S remains mostly unaffected. In normal FET without spacer it has high off current and increased short channel effect. In the existed the off current is more and performance is also reduced. Review, synthesis and conduct of the literature are actual metrics of a standard or post graduate attempt of literature review. A well organized and formulated review will give best light on contribution and framing of the good methodology.

Autorenporträt

N.S. Murti Sarma and Ch.Sathyanarayana are faculty of Sreenidhi Institute of Science and Technology, Yamnampet of Medchal of Telangana state. K.Sandhya rani was a research scholar of VLSI and embedded systems. All the authors have the credit of several publications.

Das könnte Ihnen auch gefallen …